

#### 基本信息 评论

#### 内容介绍

多数FPGA芯片上没有ADC的功能,而一些应用则需要用到ADC对一些模拟信号,比如直流电压等进行量化,有没有特别简单、低成本的实现方法呢?

在要求转换速率不高的情况下,完全可以借助一颗高速比较器(成本只有几毛钱)来实现对模拟信号的量化,Lattice的官网上一篇文章就介绍了如何制作一个简易的Sigma Delta ADC,如果FPGA能够提供LVDS的接口,连外部的高速比较器都可以省掉。由于我们的小脚丫FPGA核心模块在设计的时候没有考虑到LVDS的应用场景,所以还是需要搭配一个高速的比较器来实现Lattice官网上推荐的简易Sigma Delta ADC的功能。

让小脚丫FPGA通过锁相环PLL运行于120MHz的主时钟(还可以更高,提速到240MHz、360MHz都应该没有问题),测试1KHz以内的模拟信号是没有问题的。

Lattice的官网上就可以下载到简易Sigma Delta ADC的Verilog源代码,可以非常方便地用在其它品牌、其它系列的FPGA上。

下面的截图就是采用120MHz的主时钟实现的对1KHz模拟信号的采样,并通过DDS/DAC输出的模拟信号波形。



### 工作原理



简易Sigma Delta ADC的工作原理



直接连接 - 被测模拟信号的幅度范围为0-3.3V



通过电阻分压网络输入,并在比较器+端提供参考电压,则被采集模拟信号的电压变化范围可以扩展

| Operation | <b>Output Sample</b> | Input          | 8-Bit SSD SNR | 8-Bit SSD | 10-Bit SSD SNR | 10-Bit SSD | Operation |
|-----------|----------------------|----------------|---------------|-----------|----------------|------------|-----------|
| Frequency | Rate                 | Frequency (Hz) |               | ENOB1     |                | ENOB*      | Frequency |
| 62.5 MHz  | 7.63 KHz             | 50             | 47.0          | 7.12      | 54.9           | 8.60       | 62.5 MHz  |
| 62.5 MHz  | 7.63 KHz             | 1000           | 46.7          | 7.18      | 52.8           | 8.25       | 62.5 MHz  |
| 62.5 MHz  | 7.63 KHz             | 3800           | 42.5          | 6.74      | 53.1           | 8.53       | 62.5 MHz  |

**Note:** ENOB = Equivalent Number of Bits of resolution.

简易Sigma Delta ADC的性能与逻辑电路的工作频率

Table 7.1. Performance and Resource Utilization<sup>1</sup>

| Device                       | Tool/Coding<br>Language | Speed Grade | Utilization<br>(LUTs) | fMAX (MHz) | I/Os | Architecture<br>Resources |
|------------------------------|-------------------------|-------------|-----------------------|------------|------|---------------------------|
| iCE40 UltraPlus <sup>5</sup> | Verilog-LSE             | NA          | 99                    | >150       | 13   | NA                        |
|                              | Verilog-Syn             | NA          | 101                   | >150       | 13   | NA                        |
| MachXO2 <sup>™ 2</sup>       | Verilog-LSE             | -6          | 49                    | >150       | 13   | NA                        |
|                              | Verilog-Syn             | -6          | 61                    | >150       | 13   | NA                        |
|                              | VHDL-LSE                | -6          | 49                    | >150       | 13   | NA                        |
|                              | VHDL-Syn                | -6          | 61                    | >150       | 13   | NA                        |
| MachXO <sup>3</sup>          | Verilog-LSE             | -5          | 46                    | >150       | 13   | NA                        |
|                              | Verilog-Syn             | -5          | 48                    | >150       | 13   | NA                        |
|                              | VHDL-LSE                | -5          | 46                    | >150       | 13   | NA                        |
|                              | VHDL-Syn                | -5          | 48                    | >150       | 13   | NA                        |
| LatticeXP2™ <sup>4</sup>     | Verilog-Syn             | -5          | 62                    | >150       | 13   | NA                        |
|                              | VHDL-Syn                | -5          | 62                    | >150       | 13   | NA                        |

在不同的FPGA平台上消耗的逻辑资源

以下就是我们的电赛综合训练板上简易Sigma Delta ADC部分的电路连接



#### 参考文章:

- The basics of sigma delta analog-to-digital converters
- TEARING INTO DELTA SIGMA ADC'S

#### 关键代码:

顶层调用代码:

```
wire [7:0] sd_adc_out; // sigma delta adc data output

wire sample_rdy; // flag for adc conversion

ADC_top my_adc(.clk_in(clk_hs),.rstn(1'b1),.digital_out(sd_adc_out), .analog_cmp(comp_in),.analog_out(ad_pwm),.sample_rdy(
assign dac_data = sd_adc_out;
assign dac_clk = clk_hs; //120MHz generated by PLL
```

Sigma Delta ADC顶层程序

```
// Copyright (c) 2014 by Lattice Semiconductor Corporation
// ALL RIGHTS RESERVED
  _____
//
// Permission:
//
    Lattice SG Pte. Ltd. grants permission to use this code
//
    pursuant to the terms of the Lattice Reference Design License Agreement.
//
//
//
  Disclaimer:
//
//
    This VHDL or Verilog source code is intended as a design reference
//
    which illustrates how these types of functions can be implemented.
//
    It is the user's responsibility to verify their design for
//
    consistency and functionality through the use of formal
//
    verification methods. Lattice provides no warranty
//
    regarding the use or functionality of this code.
//
//
//
//
          Lattice SG Pte. Ltd.
//
          101 Thomson Road, United Square #07-02
//
          Singapore 307591
//
//
//
         TEL: 1-800-Lattice (USA and Canada)
//
            +65-6631-2000 (Singapore)
//
            +1-503-268-8001 (other locations)
//
//
          web: http://www.latticesemi.com/
//
//
          email: techsupport@latticesemi.com
//
       .....
//
// Project: ADC_lvds
// File:
         adc_top.v
// Title:
         ADC Top Level
// Description: Top level of Analog to Digital Convertor
//
//
// Revision History :
// $Log: RD#rd1066_simple_sigma_delta_adc#rd1066#source#verilog#adc_top.v,v $
// Revision 1.1 2015-02-05 00:00:56-08 mbevinam
// Updated RD Placed in RD Folder. Previous versions are in RD_Dimensions Archive folder.
//
// Revision Date
// 1.0
       10/12/2009 Initial Revision
//
//
```

```
// ADC Top Level Module
//
//**********************************
module ADC top (
   clk_in,
   rstn,
   digital_out,
   analog_cmp,
   analog_out,
   sample_rdy);
parameter
ADC_WIDTH = 8,
                          // ADC Convertor Bit Precision
                          // 2^ACCUM_BITS is decimation rate of accumulator
ACCUM_BITS = 10,
LPF_DEPTH_BITS = 3,
                         // 2^LPF_DEPTH_BITS is decimation rate of averager
INPUT_TOPOLOGY = 1;
                          // 0: DIRECT: Analog input directly connected to + input of comparitor
                          // 1: NETWORK:Analog input connected through R divider to - input of comp.
//input ports
input
       clk_in;
                          // 62.5Mhz on Control Demo board
input
       rstn;
input
                          // from LVDS buffer or external comparitor
       analog_cmp;
//output ports
output analog_out;
                   // feedback to RC network
output sample rdy;
output [7:0] digital_out; // connected to LED field on control demo bd.
//***********************************
//
// Internal Wire & Reg Signals
wire
                              clk;
wire
                              analog_out_i;
wire
                              sample_rdy_i;
                       digital_out_i;
wire [ADC_WIDTH-1:0]
                          digital_out_abs;
wire [ADC_WIDTH-1:0]
assign clk = clk_in;
//
// SSD ADC using onboard LVDS buffer or external comparitor
sigmadelta_adc #(
   .ADC_WIDTH(ADC_WIDTH),
   .ACCUM_BITS(ACCUM_BITS),
   .LPF DEPTH BITS(LPF_DEPTH_BITS)
SSD ADC(
   .clk(c1k),
```

Sigma Delta ADC主程序

```
-----
// Copyright (c) 2014 by Lattice Semiconductor Corporation
// ALL RIGHTS RESERVED
  -----
//
  Permission:
//
//
    Lattice SG Pte. Ltd. grants permission to use this code
//
    pursuant to the terms of the Lattice Reference Design License Agreement.
//
//
//
  Disclaimer:
//
//
    This VHDL or Verilog source code is intended as a design reference
//
    which illustrates how these types of functions can be implemented.
//
    It is the user's responsibility to verify their design for
//
    consistency and functionality through the use of formal
//
    verification methods. Lattice provides no warranty
//
    regarding the use or functionality of this code.
//
//
//
//
         Lattice SG Pte. Ltd.
//
         101 Thomson Road, United Square #07-02
//
         Singapore 307591
//
//
//
         TEL: 1-800-Lattice (USA and Canada)
//
            +65-6631-2000 (Singapore)
//
            +1-503-268-8001 (other locations)
//
//
         web: http://www.latticesemi.com/
//
         email: techsupport@latticesemi.com
//
//
     .....
// Project: Simple Sigma Delta (SSD)
// File:
        sigmadelta_adc.v
         SSD Top Level
// Title:
// Description: Top level of SSD Analog to Digital Convertor
//
// Revision History :
// $Log: rd1066#source#verilog#sigmadelta adc.v,v $
// Revision 1.1 2015-02-05 00:00:52-08 mbevinam
// Updated RD Placed in RD Folder. Previous versions are in RD_Dimensions Archive folder.
//
// Revision Date
       10/12/2009 Initial Revision
// 1.0
//
// -----
//**********************************
```

```
//
// SSD Top Level Module
//
//***********************************
module sigmadelta_adc (
   clk,
   rstn,
   digital_out,
   analog_cmp,
   analog_out,
    sample_rdy);
parameter
                        // ADC Convertor Bit Precision
ADC_WIDTH = 8,
ACCUM_BITS = 10,
                        // 2^ACCUM BITS is decimation rate of accumulator
LPF_DEPTH_BITS = 3;
                        // 2^LPF DEPTH BITS is decimation rate of averager
//input ports
input
       clk;
                                   // sample rate clock
input
       rstn;
                                   // async reset, asserted low
input
       analog cmp ;
                                    // input from LVDS buffer (comparitor)
//output ports
                                   // feedback to comparitor input RC circuit
output analog_out;
output sample_rdy;
                                   // digital out is ready
output [ADC WIDTH-1:0]
                                   // digital output word of ADC
                     digital_out;
// Internal Wire & Reg Signals
//**********************************
                                       // captured comparitor output
reg
                         delta;
                             // running accumulator value
reg [ACCUM_DI...
reg [ADC_WIDTH-1:0]
                     sigma;
                                       // latched accumulator value
                         accum;
                                   // decimation counter for accumulator
                     counter;
                                       // decimation counter terminal count
reg
                         rollover;
                                       // latched accumulator value 'ready'
reg
                         accum_rdy;
//
// SSD 'Analog' Input - PWM
//
// External Comparator Generates High/Low Value
always @ (posedge clk)
begin
                             // capture comparitor output
    delta <= analog_cmp;</pre>
end
                            // feedback to comparitor LPF
assign analog_out = delta;
```

```
//**********************************
//
// Accumulator Stage
// Adds PWM positive pulses over accumulator period
always @ (posedge clk or negedge rstn)
begin
   if( ~rstn )
   begin
             <= 0;
      sigma
           <= 0;
      accum
      accum_rdy <= 0;</pre>
   end else begin
      if (rollover) begin
         // latch top ADC_WIDTH bits of sigma accumulator (drop LSBs)
         accum <= sigma[ACCUM_BITS-1:ACCUM_BITS-ADC_WIDTH];</pre>
                        // reset accumulator, prime with current delta value
         sigma <= delta;</pre>
      end else begin
         if (&sigma != 1'b1)
                              // if not saturated
            sigma <= sigma + delta; // accumulate</pre>
      end
      accum_rdy <= rollover; // latch 'rdy' (to align with accum)</pre>
   end
end
// Box filter Average
//
// Acts as simple decimating Low-Pass Filter
box_ave #(
   .ADC_WIDTH(ADC_WIDTH),
   .LPF_DEPTH_BITS(LPF_DEPTH_BITS))
box_ave (
   .clk(clk),
   .rstn(rstn),
   .sample(accum_rdy),
   .raw data in(accum),
   .ave_data_out(digital_out),
   .data_out_valid(sample_rdy)
);
// Sample Control - Accumulator Timing
always @(posedge clk or negedge rstn)
begin
   if( ~rstn ) begin
      counter <= 0;
```

数字低通滤波器模块,做平滑滤波

```
// Copyright (c) 2014 by Lattice Semiconductor Corporation
// ALL RIGHTS RESERVED
  _____
//
// Permission:
//
    Lattice SG Pte. Ltd. grants permission to use this code
//
    pursuant to the terms of the Lattice Reference Design License Agreement.
//
//
//
  Disclaimer:
//
//
    This VHDL or Verilog source code is intended as a design reference
//
    which illustrates how these types of functions can be implemented.
//
    It is the user's responsibility to verify their design for
//
    consistency and functionality through the use of formal
//
    verification methods. Lattice provides no warranty
//
    regarding the use or functionality of this code.
//
//
//
//
          Lattice SG Pte. Ltd.
//
          101 Thomson Road, United Square #07-02
//
          Singapore 307591
//
//
//
         TEL: 1-800-Lattice (USA and Canada)
//
            +65-6631-2000 (Singapore)
//
            +1-503-268-8001 (other locations)
//
//
          web: http://www.latticesemi.com/
//
          email: techsupport@latticesemi.com
//
//
     _____
// Project: ADC lvds
         box ave.v
// File:
         Box Filter Average
// Title:
// Description: Returns average of last N samples, with /N decimation
//
//
// Revision History :
// $Log: RD#rd1066 simple sigma delta adc#rd1066#source#verilog#box ave.v,v $
// Revision 1.1 2015-02-05 00:00:54-08 mbevinam
// Updated RD Placed in RD Folder. Previous versions are in RD_Dimensions Archive folder.
//
// Revision Date
       10/16/2009 S. Hossner Initial Revision
// 1.0
//
// -----
//**********************************
```

```
//
// 'Box' Average
//
// Standard Mean Average Calculation
// Can be modeled as FIR Low-Pass Filter where
// all coefficients are equal to '1'.
//
//*********************************
module box_ave (
   clk,
   rstn,
   sample,
   raw_data_in,
   ave_data_out,
   data_out_valid);
parameter
ADC_WIDTH = 8,  // ADC Convertor Bit Precision

LPF_DEPTH_BITS = 4;  // 2^LPF_DEPTH_BITS is decimation rate of averager
//input ports
input
       clk;
                                         // sample rate clock
input
                                         // async reset, asserted low
       rstn;
input
       sample;
                                         // raw_data_in is good on rising edge,
       [ADC WIDTH-1:0] raw data in; // raw data input
input
//output ports
output [ADC_WIDTH-1:0]
                      ave_data_out;
                                         // ave data output
output data_out_valid;
                                         // ave data out is valid, single pulse
reg [ADC_WIDTH-1:0] ave_data_out;
// Internal Wire & Reg Signals
//
reg [ADC_WIDTH+LPF_DEPTH_BITS-1:0] accum; // accumulator
reg [LPF_DEPTH_BITS-1:0]
                                    count;
                                           // decimation count
reg [ADC_WIDTH-1:0]
                                raw_data_d1; // pipeline register
                                                    // pipeline registers
reg sample_d1, sample_d2;
                                                    // accumulator result 'valid'
reg result_valid;
                                                    // sample rising edge detected
wire accumulate;
wire latch_result;
                                                    // latch accumulator result
//
// Rising Edge Detection and data alignment pipelines
always @(posedge clk or negedge rstn)
begin
   if( ~rstn ) begin
       sample_d1 <= 0;
       sample_d2 <= 0;
       raw data d1 <= 0;
       result_valid <= 0;</pre>
```

```
end else begin
                                     // capture 'sample' input
       sample_d1 <= sample;</pre>
      sample_d2 <= sample_d1;  // delay for edge detection
raw_data_d1 <= raw_data_in;  // pipeline</pre>
       result_valid <= latch_result;  // pipeline for alignment with result</pre>
   end
end
assign
          accumulate = sample_d1 && !sample_d2;  // 'sample' rising edge detect
          latch result = accumulate && (count == 0); // latch accum. per decimation count
assign
// Accumulator Depth counter
//***********************************
always @(posedge clk or negedge rstn)
begin
   if( ~rstn ) begin
       count \leq 0;
   end else begin
       if (accumulate) count <= count + 1;  // incr. count per each sample</pre>
   end
end
// Accumulator
//
always @(posedge clk or negedge rstn)
begin
   if( ~rstn ) begin
       accum <= 0;
   end else begin
       if (accumulate)
          if(count == 0)
                                       // reset accumulator
             accum <= raw_data_d1;</pre>
                                        // prime with first value
          else
             accum <= accum + raw_data_d1; // accumulate</pre>
   end
end
// Latch Result
//
// ave = (summation of 'n' samples)/'n' is right shift when 'n' is power of two
//
always @(posedge clk or negedge rstn)
begin
   if( ~rstn ) begin
       ave_data_out <= 0;
   end else if (latch_result) begin
                                     // at end of decimation period...
       ave_data_out <= accum >> LPF_DEPTH_BITS;
                                              // ... save accumulator/n result
   end
end
```



猜你喜欢

#### 全国大学生电子设计竞赛训练平台



► 核心模块: FPGA + MCU

• 信息显示: 128 \* 64 点阵SPI OLED

控制输入: 旋转编码器/按键

信号采集: 10bit/50Msps 高速ADC信号生成: 10bit/120Msps 高速DAC

频率测量: 高速比较器控制输出: PWM

**处理** ▶ **传感器**: 三轴姿态感知

#### 2021年全国大学生电子设计竞赛综合训练平台

专为电赛技能培训设计,帮助信号源、仪器仪表、控制以及信号处理类题目的训练,基于全FPGA或MCU+FPGA混合架构,板上有高速ADC、高速

进度 100%



# 硬禾学堂STM32+FPGA核心板+电赛综合训练板完成的DDS正弦信号发生器

本作品采用硬禾学堂的STM32G032 + ICE40UP5K FPGA核心板+电赛综合训练板套装,以单片机为控制

#### 20MHz DDS 任意波形发生器 - 基于电赛训练板



## DDS信号发生器 - 基于电赛综合训练板/小脚丫FPGA

在电赛综合训练板上实现高速DDS信号发生器的功能,1个旋转编码器和2个按键控制参数的输入,通过

@2019 电子森林 苏ICP备19040198号